Part Number Hot Search : 
0M000 1206G M3010 100000 EN29LV 2SC23 Q6704 OZ9960
Product Description
Full Text Search
 

To Download ADSP-21267SKSTZ-X Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  preliminary technical data sharc and the sharc logo are registered trademarks of ana log devices, inc. sharc ? processor adsp-21267 rev. pra information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without no tice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062-9106 u.s.a. tel:781/329-4700 www.analog.com summary high performance 32-bit/40-bit floating point processor optimized for high performance audio processing code compatible with all other sharc dsps the adsp-21267 processes high performance audio while enabling low system costs audio decoders and post proc essor-algorithms support. non-volatile memory can be configured to contain a com- bination of pcm 96 khz, dolby digital, dolby digital ex2, dolby pro logic iix, dts 5.1, dts es discrete 6.1, dts-es matrix 6.1, dts neo:6, mpeg2x bc (2 channel) and others. see www.analog.com/sharc for a complete list single-instruction multiple-data (simd) computational archi- tecturetwo 32-bit ieee floating-point/32-bit fixed-point/ 40-bit extended precision floa ting point computational units, each with a multiplier, alu, shifter, and register file high bandwidth i/o a parallel port, an spi port, four serial ports, a digital audio interface (dai) and jtag test port dai incorporates two precision clock generators (pcg), and an input data port (idp) that includes a parallel data acqui- sition port (pdap), and three programmable timers, all under software control by the signal routing unit (sru) on-chip memory1m bit of on -chip sram and a dedicated 3m bits of on-chip mask-programmable rom the adsp-21267 is available with a 150 mhz core instruction rate. for complete ordering information, see ordering guide on page 43 figure 1. functional block diagram addr data px regis ter 6 jtag test & emulation 20 3 serial p orts (6) input data ports (8) parallel data acquis ition po rt ti me r s ( 3) sig nal routing un it pre ci sion clock generators (2) digital audio interface 3 16 address/ data bus/ gpio co n t r o l / g pi o parallel port iop registers (m emo ry m ap ped) control, status, & dat a buffers 4 spi port (1) dma controller 22 channels 4 gpio flags/ irq /timexp i/o processor pro ce ssi ng element (pey ) processing eleme nt (pex) timer instruction cache 32 x 48 -b it da g1 8x4x32 dag2 8x 4x3 2 32 pm address bus dm address bus 32 pm data bus dm data bus 64 64 core p roce sso r prog ram seq ue nce r addr data sram 0.5 mbit rom 1.5 mbit dual ported memory bl oc k 0 d ua l p ort ed me m ory block 1 s io d ( 32) ioa (1 8) sram 0.5 mbit rom 1.5 mbit
rev. pra | page 2 of 44 | january 2004 adsp-21267 preliminary technical data key features at 150 mhz (6.65 ns) core instruction rate, the adsp-21267 operates at 900 mflops performance whether operating on fixed or floating point data 300 mmacs sustained performance at 150 mhz code compatibilityat assembly level, uses the same instruction set as other sharc dsps super harvard architecturet hree independent buses for dual data fetch, instruction fetch, and nonintrusive, zero- overhead i/o 1m bit on-chip dual-ported sram (0.5m bit in block 0 and 0.5m bit in block 1) for simultaneous access by core proces- sor and dma 3m bits on-chip dual-ported mask-programmable rom (1.5m bits in block 0 and 1.5m bits in block 1) dual data address generators (dags) with modulo and bit- reverse addressing zero-overhead looping with single-cycle loop setup, provid- ing efficient program sequencing single instruction multiple data (simd) architecture provides: two computational processing elements concurrent execution each processing element executes the same instruction, but operates on different data dma controller supports: 18 zero-overhead dma channels for transfers between adsp-21267 internal memory and the four serial ports, the input data port (idp) , spi-compatible port, and the parallel port 32-bit background dma transfers at core clock speed, in parallel with full-speed processor execution asynchronous parallel/external port provides: access to asynchronous external memory 16 multiplexed address/data lines that can support 24-bit address external address range with 8-bit data or 16-bit address external address range with 16-bit data 50 mbyte per sec transfer rate 256 word page boundaries external memory access in a dedicated dma channel 8- to 32- bit and 16- to 32-bit word packing options programmable wait state options: 2 to 31 cclk digital audio interface (dai) includes four serial ports, two precision clock generators, an input data port/parallel data acquisition port, three timers and a signal routing unit serial ports provide: four dual data line serial ports that operate at 37.5m bits/s on each data line each has a clock, frame sync and two data lines that can be configured as either a receiver or transmitter pair left-justified sample pair and i 2 s support, programmable direction for up to 16 simultaneous receive or transmit channels using two i 2 s compatible stereo devices per serial port tdm support for telecommunications interfaces including 128 tdm channel support for newer telephony inter- faces such as h.100/h.110 up to 4 full-duplex tdm streams, each with 128 channels per frame companding selection on a per channel basis in tdm mode input data port provides an additional input path to the dsp core configurable as either eight channels of i 2 s or serial data or as seven channels plus a single 20-bit wide syn- chronous parallel data acquisition port supports receive audio channel data in i 2 s, left-justified sample pair, or right-justified mode signal routing unit (sru) provides configurable and flexible connections between all dai components, four serial ports, three timers, 10 interrupts, six flag inputs, six flag outputs, two precision clock generators, an input data port/parallel data acquisition port, and 20 sru i/o pins (dai_px) serial peripheral interface (spi) master or slave serial boot through spi full-duplex operation master-slave mode multi-master support open drain outputs programmable baud rates, clock polarities and phases 3 muxed flag/irq lines 1 muxed flag/timer expired line rom based security features: jtag access to memory permitted with a 64-bit key protected memory regions that can be assigned to limit access under program cont rol to sensitive code pll has a wide variety of software and hardware multi- plier/divider ratios jtag background telemetry for enhanced emulation features ieee 1149.1 jtag standard test access port and on-chip emulation dual voltage: 3.3 v i/o, 1.2 v core available in 136-ball bga and 144-lead lqfp packages also available in lead-free packages
adsp-21267 rev. pra | page 3 of 44 | january 2004 preliminary technical data general description the adsp-21267 sharc dsp is a member of the simd sharc family of dsps featurin g analog devices' super har- vard architecture. the adsp-21267 is source code compatible with the adsp-2136x, and adsp- 2116x dsps as well as with first generation adsp-2106x shar c processors in sisd (sin- gle-instruction, single-data) mode. like other sharc dsps, the adsp-21267 is a 32-bit/40-bit fl oating-point processor opti- mized for high performance audio applications with its dual- ported on-chip sram, mask-p rogrammable rom, multiple internal buses to eliminate i/o bottlenecks, and an innovative digital audio interface (dai). as shown in the functional block diagram on page 1, the adsp-21267 uses two computationa l units to deliver a signifi- cant performance increase over previous sharc processors on a range of dsp algorithms. fabricated in a state-of-the-art, high speed, cmos process, the adsp-21267 dsp achieves an instruction cycle time of 6.6 ns at 150 mhz. with its simd computational hard ware, the adsp-21267 can perform 900 mflops running at 150 mhz. table 1 shows performance benchm arks for the adsp-21267. the adsp-21267 continues sharc s industry leading stan- dards of integration for dsps, combining a high performance 32-bit dsp core with integrated, on-chip system features. these features include 1m bit dual-p orted sram memory, 3m bits dual-ported rom, an i/o pr ocessor that supports 18 dma channels, four serial ports, an spi interface, an external parallel bus, and digital audio interface (dai). the block diagram of the adsp-21267 on page 1 , illustrates the following architec tural features: two processing elements, each containing an alu, multi- plier, shifter and data register file data address generators (dag1, dag2) program sequencer with instruction cache pm and dm buses capable of supporting four 32-bit data transfers between me mory and the core at every core pro- cessor cycle three programmable interval timers with pwm genera- tion, pwm capture/pulse width measurement, and external event counter capabilities on-chip dual-ported sram (1 mbit) on-chip dual-ported, mask-programmable rom (3 mbits) jtag test access port 8- or 16-bit parallel port that supports interfaces to off-chip memory peripherals dma controller four full-duplex serial ports spi-compatible interface digital audio interface that includes two precision clock generators (pcg), an input da ta port (idp), four serial ports, eight serial interfaces, a 20-bit synchronous parallel input port, 10 interrupts, six fl ag outputs, six flag inputs, three timers, and a flexible signal routing unit (sru) figure 2 on page 4 shows one sample conf iguration of a sport using the precision clock generator to interface with an i 2 s adc and an i 2 s dac with a much lower jitter clock than the serial port would generate itself. many other sru configurations are possible. adsp-21267 family core architecture the adsp-21267 is code compatible at the assembly level with the adsp-2136x, adsp-2116x, and with the first generation adsp-2106x sharc dsps. the adsp-21267 shares architec- tural features with the ad sp-2136x and adsp-2116x simd sharc family of dsps, as detail ed in the following sections. simd computational engine the adsp- contains two co mputational processing ele- ments that operate as a single-instruction multiple-data (simd) engine the processing elements are referred to as pe and pe and each contains an alu, multiplier, shifter and reg- ister file pe is always active, and pe may be enabled by setting the pee mode bit in the mode register when this mode is enabled, the same instruction is executed in both pro- cessing elements, but each processing element operates on different data this architecture is efficient at executing math intensive audio algorithms entering simd mode also has an effect on the way data is trans- ferred between memory and the processing elements when in simd mode, twice the data bandwidth is required to sustain computational operation in the pr ocessing elements because of this requirement, entering simd mode also doubles the band- width between memory and the processing elements when using the dags to transfer data in simd mode, two data values are transferred with each access of memory or the register file table 1. adsp-21267 benchmarks (at 150 mhz) benchmark algorithm speed (at 150 mhz) 1024 point complex fft (radix 4, with reversal) 61.3 s fir filter (per tap) 1 1 assumes two files in multichannel simd mode. 3.3 ns iir filter (per biquad) 1 13.3 ns matrix multiply (pipelined) [3x3] x [3x1] [4x4] x [4x1] 30 ns 53.3 ns divide (y/x) 20 ns inverse square root 30 ns
rev. pra | page 4 of 44 | january 2004 adsp-21267 preliminary technical data independent, paralle l computation units within each processing element is a set of computational units the computational units consist of an arithmeticlogic unit (alu), multiplier and shifter these units perform all opera- tions in a single cycle the thre e units within each processing element are arranged in paralle l, maximiing computational throughput single multi-function instructions execute parallel alu and multiplier operations in simd mode, the parallel alu and multiplier operations occur in both processing ele- ments these computation unit s support ieee -bit single- precision floating-point, -bit extended precision floating- point, and -bit fixed-point data formats data register file a general purpose data register fi le is contained in each process- ing element the register file s transfer data between the computation units and the data buses, and store intermediate results these -port, -regist er ( primary, secondary) register files, comb ined with the adsp -x enhanced har- vard architecture, allow unco nstrained data flow between computation units and internal memory the registers in pe are referred to as r-r and in pe as s-s single-cycle fetch of instruction and four operands the adsp- features an enhanc ed harvard architecture in which the data memory (dm) bu s transfers data and the pro- gram memory (pm) bus transfer s both instructions and data (see the figure on page ) with the adsp -s separate program and data memory buses and on-chip instruction cache, the processor can simultaneously fetch four operands (two over each data bus) and one instructio n (from the cache), all in a sin- gle cycle instruction cache theadsp- includes an on-c hip instruction cache that enables three-bus operation for fe tching an instruction and four data values the cache is selectiveonly the instructions whose fetches conflict with pm bus data accesses are cached this cache allows full-speed executio n of core, looped operations such as digital filter multiply -accumulates and fft butterfly processing data address generators with zero-overhead hardware circular buffer support the adsp-s two data addr ess generators (dags) are used for indirect addressing and implementing circular data buffers in hardware circular buffers allow efficient program- ming of delay lines and other data structures required in digital figure adsp- syst em sample configuration dai sp ort sp ort sport spo rt scl sda sfs sdb sru dai_p da i_ p da i_ p dai_p dai_p da i_ p dac (optioal) adc (optioal) fs cl sdat fs cl sdat cloc cli tal cl_cfg- bootcfg- flg- addr parallel port ram, rom boo t r om io deice oe dt we rd wr out e d - 0 t reset t dsp-22 ddress dt otro s 0 p p s
adsp-21267 rev. pra | page 5 of 44 | january 2004 preliminary technical data signal processing, and are commonly used in digital filters and fourier transforms. the two dags of th e adsp-21267 contain sufficient registers to allow the cr eation of up to 32 circular buff- ers (16 primary register se ts, 16 secondary). the dags automatically handle address pointer wrap-around, reduce overhead, increase performance, and simplify implementation. circular buffers can start and end at any memory location. flexible instruction set the -bit instruction word acco mmodates a variety of parallel operations, for concise programming for example, the adsp- can conditionally execute a multiply, an add, and a sub- tract in both processing elemen ts while branching and fetching up to four -bit values from memory all in a single instruction adsp- memor ad io iterface features the adsp- adds the following architectural features to the simd sharc family core dual-ported on-chip memory the adsp- contains one mega bit of internal sram and three megabits of internal mask-programmable rom each block can be configured for different combinations of code and data storage (see adsp- memory map on page ) each memory block is dual-ported for single-cycle, independent accesses by the core processor and io processor the dual- ported memory, in combination with three separate on-chip buses, allow two data transfers from the core and one from the io processor, in a single cycle on the adsp-, the sram ca n be configured as a maxi- mum of words of -bit data, words of -bit data, words of -bit instructions (or -bit data), or combinations of different word sies up to one megabit all of the memory can be accessed as -bit, -bit, - bit, or -bit words a -bit floating-point storage format is supported that effectively dou- bles the amount of data that ma y be stored on-chip conversion between the -bit floating-point and -bit floating-point for- mats is performed in a single instruction while each memory block can store combinations of code and data, accesses are most efficient when one block st ores data using the dm bus for transfers, and the other block stor es instructions and data using the pm bus for transfers using the dm bus and pm buses, with one dedicated to each memory block assures single-cyc le execution with two data transfers in this case, the inst ruction must be available in the cache dma controller the adsp-s on-chip dma co ntroller allows ero-over- head data transfers without pr ocessor intervention the dma controller operates independently and invisibly to the processor core, allowing dma operations to occur while the core is simul- taneously executing its progra m instructions dma transfers can occur between the adsp- s internal memory and its serial ports, the spi-compatible (serial peripheral interface) port, the idp (input data portparallel data acquisition port) or the parallel port eighteen channe ls of dma are available on the adsp- one for the spi inte rface, eight via the serial ports, eight via the input data port and one via the processors parallel port programs can be downloaded to the adsp- using dma transfers other dm a features include interrupt generation upon completion of dma transfers, and dma chaining for automatic linked dma transfers digital audio interface (dai) the digital audio interface (dai) provides the ability to con- nect various peripherals to any of the dsps dai pins (dai_p) programs make these connecti ons using the signal routing unit (sru, shown in the block diagram on page ) the sru is a matrix routing unit (or group of multiplexers) that enables the peripherals provided by the dai to be intercon- nected under software control th is allows easy use of the dai associated peripherals for a much wider variety of applications by using a larger set of algorithms than is possible with non- configurable signal paths the dai also includes serial ports, precision clock genera- tors (pcg), an input data port (idp), flag outputs and flag inputs, and timers the idp prov ides an additional input path to the adsp- core, configurab le as either eight channels of i s or serial data or as seven channels plus a single -bit wide synchronous parallel data acquis ition port each data channel has its own dma channel that is independent from the adsp- s serial ports for complete information on using the dai, see the adsp- 2126x sharc dsp peripherals manual serial ports the adsp- features four fu ll duplex synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripher al devices such as the adx family of audio codecs, adcs, and dacs the serial ports are made up of two data lines, a clock and frame sync the data lines can be programmed to either transmit or receive and each data line has its own dedicated dma channel serial ports are enabled via programmable and simultaneous receive or transmit pins that support up to transmit or receive channels of audio data when all four sports are enabled, or four full duplex tdm streams of channels per frame the serial ports operate at up to one-quarter of the dsp core clock rate, providing each with a maximum data rate of mbitss for a mh core serial port data can be automati- cally transferred to and from on-chip memory via a dedicated dma each of the serial ports can work in conunction with another serial port to provid e tdm support one sport pro- vides two transmit signals whil e the other sport provides the two receive signals the fram e sync and clock are shared serial ports operate in four modes standard dsp serial mode multichannel (tdm) mode
rev. pra | page 6 of 44 | january 2004 adsp-21267 preliminary technical data i 2 s mode left-justified sample pair mode left-justified sample pair mode is a mode where in each frame sync cycle two samples of data are transmitted/received one sample on the high segment of the frame sync, the other on the low segment of the frame sync. programs have control over var- ious attributes of this mode. each of the serial ports supports the left-justified sample pair and i 2 s protocols (i 2 s is an industry standard interface com- monly used by audio codecs, adcs and dacs such as the analog devices ad183x family), with two data pins, allowing four left-justified sample pair or i 2 s channels (using two stereo devices) per serial port, with a maximum of up to 16 audio channels. the serial ports permit little-endian or big-endian transmission formats an d word lengths selectab le from 3 bits to 32 bits. for the left-justified sample pair and i 2 s modes, data- word lengths are selectable betw een 8 bits and 32 bits. serial ports offer selectable synchron ization and transmit modes as well as optional . . serial peripheral (compatible) interface serial peripheral interface (spi) is an industry standard syn- chronous serial link, enabling the adsp- spi-compatible port to communicate with other spi-compatible devices spi is an interface consisting of two data pins, one device select pin, and one clock pin it is a full- duplex synchronou s serial inter- face, supporting both master and slave modes the spi port can operate in a multi-master environm ent by interfacing with up to four other spi-compatible devices, either acting as a master or figure adsp- memory map resered x - x fff bloc rom ( mbit) x - x ffff iop registers x - x ffff bloc sram ( mbit) x - x fff resered x - x ffff bloc sram ( mbit) x - x fff bloc rom ( mbit) x - x dfff resered x e - x ffff resered x - x fff log word addressig resered x - xa ffff bloc rom ( mbit) xb - xb bfff iop registers x - x ffff bloc sram ( mbit) x - x fff resered xb c - xb ffff bloc sram ( mbit) xc - xc fff bloc rom ( mbit) xf - xf bfff resered xf c - xf ffff resered xc - xe ffff ormal word addressig resered x - x ffff bloc rom ( mbit) x - x fff iop registers x - x ffff bloc sram ( mbit) x - x fff resered x fff - x ffff bloc sram ( mbit) x - x fff bloc rom ( mbit) xe - xf fff resered x - xd ffff short word addressig resered x - xff ffff eteral dma address space 1 0x0100 0000 - 0x02ff ffff reserved 0x0300 0000 - 0x3fff ffff external memory space 1 external memory is not directly accessible by the core. dma must be used to read or write to this memory using the spi or parallel port. 2 block 0 rom has a 48-bit address range (0x000a 0000 - 0x000a aaaa). 3 block 1 rom has a 48-bit address range (0x000e 0000 - 0x000e aaa). internal memory space reserved 0x000
adsp-21267 rev. pra | page 7 of 44 | january 2004 preliminary technical data slave device. the adsp-21267 sp i-compatible peripheral implementation also features programmable baud rates up to 37.5 mhz, clock phases, and polarities. the adsp-21267 spi- compatible port uses open drai n drivers to suppo rt a multi-mas- ter configuration and to avoid data contention. parallel port the parallel port prov ides interfaces to sram and peripheral devices the multiplexed address and data pins (ad-) can access -bit devices with up to bits of address, or -bit devices with up to bits of ad dress in either mode, - or - bit, the maximum data transfer rate is one-third the core clock speed as an example, for a clock rate of mh, this is equiv- alent to mbytessec dma transfers are used to move data to and from internal memory access to the core is also facilitated through the paral- lel port register readwrite functions the rd , wr , and ale (address latch enable) pins are th e control pins for the parallel port timers the adsp- has a total of four timers a core timer able to generate periodic software inte rrupts and three general purpose timers that can that can generate periodic interrupts and be independently set to operat e in one of three modes pulse waveform generation mode pulse width countcapture mode external event watchdog mode the core timer can be configur ed to use flag as a timer expired output signal, and each general purpose timer has one bidirectional pin and four registers that implement its mode of operation a -bit configuration register, a -bit count register, a -bit period register, and a - bit pulse width register a sin- gle control and status register enables or disables all three general purpose timers independently rom based security the adsp- has a rom securi ty feature th at provides hardware support for securing user software code by preventing unauthoried reading from the internal code when enabled when using this feature, the ds p does not boot-load any exter- nal code, executing exclusively from internal sramrom additionally, the dsp is not freel y accessible via the jtag port instead, a unique -bit key, wh ich must be scanned in through the jtag or test access port, will be assigned to each customer the device will ignore a wrong key emulation features and external boot modes are only av ailable after the correct key is scanned program booting the internal memory of th e adsp- boots at system power-up from an - bit eprom via the parallel port, an spi master, an spi slave or an internal boot booting is determined by the boot configuration (boo tcfg-) pins selection of the boot source is controlled via the spi as either a master or slave device, or it can immediately begin executing from rom phased locked loop the adsp- uses an on-chip phase locked loop (pll) to generate the internal clock for the core on power up, the clcfg- pins are used to select ratios of , , and after booting, numerous other ra tios can be selected via soft- ware control the ratios are made up of software configurable numerator values from to an d software configurable divi- sor values of , , , , and power supplies the adsp- has separate powe r supply connections for the internal ( ddit ), external ( ddet ), and analog (a dd a ss ) power supplies the internal and analog supplies must meet the requirement the external supply must meet the requirement all external supply pins must be connected to the same power supply ote that the analog supply (a dd ) powers the adsp-s clock generator pll to produce a stable clock, you should pro- vide an external circuit to filter the power input to the a dd pin place the filter as close as possibl e to the pin for an example cir- cuit, see figure to prevent noise coupling, use a wide trace for the analog ground (a ss ) signal and install a decoupling capacitor as close as possible to the pin ote that the a ss and a dd pins specified in figure are inputs to the sharc and not the analog ground plane on the board target board jtag emulator coector analog devices dsp tools product line of jtag emulators uses the ieee jtag test acce ss port of the adsp- pro- cessor to monitor and control the target board processor during emulation analog devices dsp tools product line of jtag emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and proces- sor stacks the processors jtag interface ensures that the emulator will not affect target system loading or timing for complete information on analog devices sharc dsp tools product line of jtag emulator operation, see the appro- priate emulator hardware users guide deelopmet tools the adsp- is supported by a complete automotive refer- ence design and development bo ard as well as by a complete home audio reference design board available from analog devices these boards implemen t complete audio decoding and post processing algo rithms that are fact ory programmed into figure analog power (a dd ) filter circuit ddit a dd a ss  f 0.1  f 10 
rev. pra | page 8 of 44 | january 2004 adsp-21267 preliminary technical data the rom of the adsp-21267. si md optimized libraries con- sume less processing resources, which results in more available processing power for cust om proprietary features. the non-volatile memory of th e adsp-21267 can be configured to contain a combination of pcm 96 khz, dolby digital, dolby digital ex2, dolby pro logic iix, dts 5.1, dts matrix 6.1, dts discrete 6.1, dts neo: 6, and mpeg2 2 channel. multiple s/pdif and analog i/os are provided to maximize end system flexibility. the adsp-21267 is supported with a complete set of crosscore software and ha rdware development tools, including analog devices emul ators and visualdsp++ devel- opment environment. the same emulator hardware that supports other sharc processors also fully emulates the adsp-21267. the visualdsp++ project management environment lets pro- grammers develop and debug an application. this environment includes an easy to use assembler (which is based on an alge- braic syntax), an archiver (librarian/library builder), a linker, a loader, a cycle-accura te instruction-level simulator, a c/c++ compiler, and a c/c++ runtime library that includes dsp and mathematical functions. a key point for these tools is c/c++ code efficiency. the compiler ha s been developed for efficient translation of c/c++ code to dsp assembly. the sharc has architectural features that impr ove the efficiency of compiled c/c++ code. the visualdsp++ debugger has a number of important fea- tures. data visualization is enhanced by a plotting package that offers a significant level of flexibility. this graphical representa- tion of user data enables the programmer to quickly determine the performance of an algorithm. as algorithms grow in com- plexity, this capability can have increasing significance on the designers development schedule, increasing productivity. sta- tistical profiling enables the pr ogrammer to non intrusively poll the processor as it is running the program. this feature, unique to visualdsp++, enables the software developer to passively gather important code executio n metrics without interrupting the real-time characteristics of the program. essentially, the developer can identify bottlenecks in software quickly and effi- ciently. by using the profiler , the programmer can focus on those areas in the program that impact performance and take corrective action. debugging both c/c++ and assembly programs with the visualdsp++ debugger, programmers can: view mixed c/c++ and assembly code (interleaved source and object information) insert breakpoints set conditional breakpoints on registers, memory, and stacks trace instruction execution perform linear or statistical profiling of program execution fill, dump, and graphically plot the contents of memory perform source level debugging create custom debugger windows the visualdsp++ idde lets programmers define and manage dsp software development. its di alog boxes and property pages let programmers configure and manage all of the sharc devel- opment tools, including the colo r syntax highlighting in the visualdsp++ editor. this capability permits programmers to: control how the development tools process inputs and generate outputs maintain a one-to-one correspondence with the tools command line switches the visualdsp++ kernel (vdk) incorporates scheduling and resource management tailored sp ecifically to address the mem- ory and timing constraints of dsp programming. these capabilities enable engineers to develop code more effectively, eliminating the need to start from the very beginning, when developing new application code. the vdk features include threads, critical and unscheduled regions, semaphores, events, and device flags. the vd k also supports priority-based, preemptive, cooperative, and time-sliced scheduling approaches. in addition, the vdk wa s designed to be scalable. if the application does not use a spec ific feature, the support code for that feature is excluded from the target system. because the vdk is a library, a developer can decide whether to use it or not. the vdk is integrated into the visualdsp++ development environment, but ca n also be used via standard command line tools. when the vdk is used, the development environment assists th e developer with many error-prone tasks and assists in managi ng system resources, automating the gen- eration of various vdk based objects, and visualizing the system state, when debugging an application that uses the vdk. visualdsp++ component softwa re engineering (vcse) is analog devices technology for cr eating, using, and reusing soft- ware components (independent modules of substantial functionality) to quickly and reliably assemble software applica- tions. download components from the web and drop them into the application. publish component archives from within visu- aldsp++. vcse supports comp onent implemen tation in c/c++ or assembly language. use the expert linker to visually manipulate the placement of code and data on the embedded system. view memory utiliza- tion in a color-coded graphical form, easily move code and data to different areas of the dsp or external memory with the drag of the mouse, examine run time stack and heap usage. the expert linker is fully compatible with existing linker definition file (ldf), allowing the developer to move between the graphi- cal and textual environments. in addition to the software and hardware development tools available from analog devices, third parties provide a wide range of tools supporting the sharc processor family. hard- ware tools include sharc processor pc plug-in cards. third party software tools include dsp libraries, real-time operating systems, and block diagram design tools.
adsp-21267 rev. pra | page 9 of 44 | january 2004 preliminary technical data designing an emulator-compatible dsp board (target) the analog devices family of emulators are tools that every dsp developer needs to test an d debug hardware and software systems. analog devices has supplied an ieee 1149.1 jtag test access port (tap) on each jtag dsp. nonintrusive in- circuit emulation is assured by the use of the processors jtag interfacethe emulator does not af fect target system loading or timing. the emulator uses the tap to access the internal fea- tures of the dsp, allowing th e developer to load code, set breakpoints, observe variables, observe memory, and examine registers. the dsp must be halt ed to send data and commands, but once an operation has been completed by the emulator, the dsp system is set running at fu ll speed with no impact on sys- tem timing. to use these emulators, the targ et board must include a header that connects the dsps jtag port to the emulator. for details on target board desi gn issues including mechanical layout, single processor conn ections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see the ee-68: analog devices tag emulation technical reference on the analog devices wesite wwwanalogcom se site search on ee-68 this document is updated regularl to eep pace with improvem ents to emulator support additia irmati this data sheet provides a ge neral overview of the adsp-2126 architecture and functionalit or detailed information on the adsp-2126x amil core architecture and in struction set refer to the adsp-2126x dsp core manual and the adsp-21160 sharc dsp instruction set reference
rev. pra | page 10 of 44 | january 2004 adsp-21267 preliminary technical data pin function descriptions adsp-21267 pin definiti ons are listed below. inputs identified as synchronous (s) must meet ti ming requirements with respect to clkin (or with respect to tck for tms, tdi). inputs iden- tified as asynchronous (a) can be asserted asynchronously to clkin (or to tck for trst ). tie or pull unused inputs to v ddext or gnd, except for the following: dai_px, spiclk, miso, mosi, emu , tms,trst , tdi and ad15-0 (note: these pins have internal pull-up resistors.) the following symbol s appear in the type column of table 2 : a = asynchronous, g = ground, i = input, o = output, p = power supply, s = synchronous, (a/d) = active drive, (o/d) = open drain, and t = three-state. table 2. pin descriptions pin type state during after reset function ad15-0 i/o/t three-state with pull-up enabled parallel port address/data. the adsp-21267 parallel port and its corresponding dma unit output addresses and data for pe ripherals on these multiplexed pins. the multiplex state is determined by the ale pi n. the parallel port can operate in either 8-bit or 16-bit mode. each ad pin has a 22.5 k ? internal pull-up resistor. see address data modes on page 13 for details of the ad pin operation: for 8-bit mode: ale is automatically asserted whenever a change occurs in the upper 16 external address bits, a23-8; ale is used in conjunction with an external latch to retain the values of the a23-8. for 16-bit mode: ale is automatically asserted whenever a change occurs in the address bits, a15-0; ale is us ed in conjunction with an external latch to retain the values of the a15-0. to use these pins as flags (flag15-0) se t (=1) bit 20 of the sysctl register and disable the parallel port. see table 3 on page 13 for a list of how the ad15-0 pins map to the flag pins. when used as an in put, the idp channel0 can use these pins for parallel input data. rd o output only, driven high 1 parallel port read enable. rd is asserted low whenever the dsp reads 8-bit or 16- bit data from an external memory device. when ad15-0 are flags, this pin remains deasserted. wr o output only, driven high 1 parallel port write enable. wr is asserted low whenever the dsp writes 8-bit or 16-bit data to an external memory device. when ad15-0 are flags, this pin remains deasserted. ale o output only, driven low 1 parallel port address latch enable. ale is asserted whenever the dsp drives a new address on the parallel port address pins. on reset, ale is active high. however, it can be reconfigured using software to be active low. when ad15-0 are flags, this pin remains deasserted. flag3-0 i/o/a three-state flag pins. each flag pin is configured via contro l bits as either an input or output. as an input, it can be tested as a condition. as an output, it can be used to signal external peripherals. these pins can be used as an spi interface slave select output during spi mastering. these pins are also multiplexed with the irqx and the timexp signals. in spi master boot mode, flag0 is the slave select pin that must be connected to an spi eprom. flag0 is configured as a slave select during spi master boot. when bit 16 is set (=1) in the sysctl register, flag0 is configured as irq0 . when bit 17 is set (=1) in the sysctl register, flag1 is configured as irq1 . when bit 18 is set (=1) in the sysctl register, flag2 is configured as irq2 . when bit 19 is set (=1) in the sysctl register, flag3 is configured as timexp which indicates that the system timer has expired.
adsp-21267 rev. pra | page 11 of 44 | january 2004 preliminary technical data dai_p20-1 i/o/t three-state with programmable pull- up digital audio interface pins . these pins provide the physical interface to the sru. the sru configuration registers define the combination of on-chip peripheral inputs or outputs connected to the pin an d to the pins output enable. the config- uration registers of these peripherals then determines the exact behavior of the pin. any input or output signal present in the sru may be routed to any of these pins. the sru provides the connection from the serial ports, input data port, precision clock generators and timers to the dai_p20- 1 pins these pins have internal 22.5 k ? pull-up resistors which are enabled on rese t. these pull-ups can be disabled in the dai_pin_pullup register. spiclk i/o three-state with pull-up enabled serial peripheral interface clock signal . driven by the master, this signal controls the rate at which data is transferred. the master may transmit data at a variety of baud rates. spiclk cycles once for each bi t transmitted. spiclk is a gated clock that is active during data transfers, only for the length of the transferred word. slave devices ignore the serial clock if the slave select input is driven inactive (high). spiclk is used to shift out and shift in th e data driven on the miso and mosi lines. the data is always shifted out on one clock edge and sampled on the opposite edge of the clock. clock polarity and clock phase relative to data are programmable into the spictl control register and define th e transfer format. spiclk has a 22.5 k ? internal pull-up resistor. spids i input only serial peripheral interface slave device select . an active low signal used to select the dsp as an spi slave device. this input signal behaves like a chip select, and is provided by the master device for the slave devices. in multi-master mode the dsps spids signal can be driven by a slave device to signal to the dsp (as spi master) that an error has occurred, as some other device is also trying to be the master device. if asserted low when the device is in master mode, it is considered a multi-master error. for a single-master, multiple-slave co nfiguration where flag pins are used, this pin must be tied or pulled high to v ddext on the master device. for adsp-21267 to adsp-21267 spi interaction, any of the master adsp-21267's flag pins can be used to drive the spids signal on the adsp-21267 spi slave device. mosi i/o (o/d) three-state with pull-up enabled spi master out slave in . if the adsp-21267 is configured as a master, the mosi pin becomes a data transmit (output) pin, transmitting output data. if the adsp-21267 is configured as a slave, the mosi pin becomes a data receive (input) pin, receiving input data. in an adsp-21267 spi interconnection, the data is shifted out from the mosi output pin of the master and shifted into the mosi input(s) of the slave(s). mosi has a 22.5 k ? internal pull-up resistor. miso i/o (o/d) three-state with pull-up enabled spi master in slave out . if the adsp-21267 is configured as a master, the miso pin becomes a data receive (input) pin, rece iving input data. if the adsp-21267 is configured as a slave, the miso pin beco mes a data transmit (output) pin, trans- mitting output data. in an adsp-21267 spi interconnection, the data is shifted out from the miso output pin of the slave and shifted into the miso input pin of the master. miso has a 22.5k ? internal pull-up resistor. miso can be configured as o/d by setting the opd bit in the spictl register. note: only one slave is allowed to transmit data at any given time. to enable broadcast transmission to multiple spi-sla ves, the dsp's miso pin may be disabled by setting (=1) bit 5 (dmiso ) of the spictl register. bootcfg1-0 i input only boot configuration select . selects the boot mode for the dsp. the bootcfg pins must be valid before reset is asserted. see table 4 on page 13 for a description of the boot modes. table 2. pin descriptions (continued) pin type state during after reset function
rev. pra | page 12 of 44 | january 2004 adsp-21267 preliminary technical data clkin i input only local clock in . used in conjunction with xtal. clkin is the adsp-21267 clock input. it configures the adsp-21267 to use either its internal clock generator or an external clock source. connecting the necessary components to clkin and xtal enables the internal clock generator. connecting the external clock to clkin while leaving xtal unconnected configures the adsp-21267 to use the external clock source such as an external clock oscillator. the co re is clocked either by the pll output or this clock input depending on the clkcfg1-0 pin settings. clkin may not be halted, changed, or operated below the specified frequency. xtal o output only 2 crystal oscillator terminal . used in conjunction with clkin to drive an external crystal. clkcfg1-0 i input only core/clkin ratio control . these pins set the start up clock frequency. see table 5 on page 13 for a description of the clock configuration modes. note that the operating frequency can be changed by programming the pll multi- plier and divider in the pmctl register at any time after the core comes out of reset. rstout /clkout o output only reset out/local clock out . drives out the core reset signal to an external device. clkout can also be configured as a reset out pin (rstout ). the functionality can be switched between the pll output clock an d reset out by setting bit 12 of the pmctl register. the default is reset out. reset i/a input only processor reset . resets the adsp-21267 to a know n state. upon deassertion, there is a 4096 clkin cycle latency for the pll to lock. after this time, the core begins program execution from the hardware reset vector address. the reset input must be asserted (low) at power-up. tck i input only 3 test clock (jtag) . provides a clock for jtag boundary scan. must be asserted (pulsed low) after power-up or held low for proper operation of the adsp-21267. tms i/s three-state with pull-up enabled test mode select (jtag) . used to control the test state machine. tms has a 22.5 k ? internal pull-up resistor. tdi i/s three-state with pull-up enabled test data input (jtag) . provides serial data for the boundary scan logic. tdi has a 22.5 k ? internal pull-up resistor. tdo o three-state 4 test data output (jtag) . serial scan output of the boundary scan path. trst i/a three-state with pull-up enabled test reset (jtag) . resets the test state machine. trst must be asserted (pulsed low) after power-up or held low for pr oper operation of the adsp-21267. trst has a 22.5 k ? internal pull-up resistor. emu o (o/d) three-state with pull-up enabled emulation status . must be connected to the adsp-21267 analog devices dsp tools product line of jtag emulator s target board connector only. emu has a 22.5 k ? internal pullup resistor. v ddint p core power supply . nominally +1.2 v dc and supplies the dsps core processor (13 pins on the bga package, 32 pins on the lqfp package). v ddext p i/o power supply . nominally +3.3 v dc. (6 pins on the bga package, 10 pins on the lqfp package). a vdd p analog power supply . nominally +1.2 v dc and supplies the dsps internal pll (clock generator). this pin has the same specifications as v ddint , except that added filtering circuitry is required. for more information, see power supplies on page 7. a vss g analog power supply return . gnd g power supply return . (54 pins on the bga package, 39 pins on the lqfp package). 1 rd , wr , and ale are continuously driven by the dsp and wont be three-stated. 2 output only is a three-state driver wi th its output path always enabled. 3 input only is three-state driver with both output path. 4 three-state is three-state driver. table 2. pin descriptions (continued) pin type state during after reset function
adsp-21267 rev. pra | page 13 of 44 | january 2004 preliminary technical data address data pins as flags to use these pins as flags (fla g15-0) set (=1) bit 20 of the sysctl register and di sable the parallel port. boot modes core istructio rate to cli ratio modes address data modes the following table shows the func tionality of the ad pins for -bit and -bit transfers to the parallel port for -bit data transfers, ale latches address bi ts a-a when asserted, fol- lowed by address bits a-a and data bits d-d when deasserted for -bit data transfers, ale latches address bits a-a when asserted, followed by data bits d-d when deasserted table 3. ad[15:0] to flag pin mapping ad pin flag pin ad0 flag8 ad1 flag9 ad2 flag10 ad3 flag11 ad4 flag12 ad5 flag13 ad6 flag14 ad7 flag15 ad8 flag0 ad9 flag1 ad10 flag2 ad11 flag3 ad12 flag4 ad13 flag5 ad14 flag6 ad15 flag7 table 4. boot mode selection bootcfg1-0 booting mode 00 spi slave boot 01 spi master boot 10 parallel port boot via eprom 11 internal boot mode (rom code only) table 5. core instruction rate/ clkin ratio selection clkcfg1-0 core to clkin ratio 00 3:1 01 16:1 10 8:1 11 reserved table 6. address/ data mode selection ep data mode ale ad7-0 function ad15-8 function 8-bit asserted a15-8 a23-16 8-bit deasserted d7-0 a7-0 16-bit asserted a7-0 a15-8 16-bit deasserted d7-0 d15-8
rev. pra | page 14 of 44 | january 2004 adsp-21267 preliminary technical data adsp-21267 specifications recommended operating conditions electrical characteristics parameter 1 k grade min max unit v ddint internal (core) supply voltage 1.14 1.26 v a vdd analog (pll) supply voltage 1.14 1.26 v v ddext external (i/o) supply voltage 3.13 3.47 v v ih high level input voltage 2 , @ v ddext = max 2.0 v ddext +0.5 v v il low level input voltage 2 @ v ddext = min -0.5 0.8 v t amb ambient operating temperature 3 4 0+70 c 1 specifications subject to change without notice. 2 applies to input and bid irectional pins: ad15-0, flag3-0, dai_px, spiclk, mosi, miso, spids , bootcfgx, clkin, clkcfgx, reset , tck, tms, tdi, trst . 3 see thermal characteristics on page 37 for information on thermal specifications. 4 see engineer-to-engineer note (no. 216) for further information. parameter 1 test conditions min max unit v oh high level output voltage 2 @ v ddext = min, i oh = -1.0 ma 3 2.4 v v ol low level output voltage 2 @ v ddext = min, i ol = 1.0 ma 3 0.4 v i ih high level input current 4, 5 @ v ddext = max, v in = v ddext max 10 a i il low level input current 4 @ v ddext = max, v in = 0 v 10 a i ilpu low level input current pull-up 5 @ v ddext = max, v in = 0 v 200 a i ozh three-state leakage current 6, 7, 8 @ v ddext = max, v in = v ddext max 10 a i ozl three-state leakage current 6 @ v ddext = max, v in = 0 v 10 a i ozlpu three-state leakage current pull-up 7 @ v ddext = max, v in = 0 v 200 a i dd-intyp supply current (internal) 9, 10, 11 t cclk = 5.0 ns, v ddint = 1.2v, t amb = +25 c500ma ai dd supply current (analog) 12 a vdd = max 10 ma c in input capacitance 13, 14 f in =1 mhz, t case =25c, v in =1.2v 4.7 pf 1 specifications subject to change without notice. 2 applies to output and bidir ectional pins: ad15-0, rd , wr , ale, flag3-0, dai_px, spiclk, mosi, miso, emu , tdo, clkout, xtal. 3 see output drive currents on page 36 for typical drive current capabilities. 4 applies to input pins: spids , bootcfgx, clkcfgx, tck, reset , clkin. 5 applies to input pins with 22.5 k ? . 6 3. . ? 1 . . . 1 (. 16) . 11 . 1 . 13 . 1 .
adsp-21267 rev. pra | page 15 of 44 | january 2004 preliminary technical data absolute maximum ratings esd sensitivity timing specifications the adsp-21267s internal clock (a multiple of clkin) pro- vides the clock signal for timi ng internal memory, processor core, serial ports, and parallel po rt (as required for read/write strobes in asynchrono us access mode). during reset, program the ratio between the dsps internal clock frequency and exter- nal (clkin) clock frequency with the clkcfg1-0 pins. to determine switching frequencies for the serial ports, divide down the internal clock, usin g the programmable divider con- trol of each port (divx for the serial ports). the adsp-21267s internal clock sw itches at higher frequencies than the system input clock (clk in). to generate the internal clock, the dsp uses an internal phase-locked loop (pll). this pll-based clocking minimizes the skew between the system clock (clkin) signal and the dsps internal clock (the clock source for the parallel port logic and i/o pads). note the definitions of various cl ock periods that are a function of clkin and the appropriate ratio control ( table 7 ). internal (core) supply voltage (v ddint ) 1 -0.3 v to +1.4 v analog (pll) supply voltage (a vdd ) 1 -0.3 v to +1.4 v external (i/o) supply voltage (v ddext ) 1 -0.3 v to +3.8 v input voltage -0.5 v to v ddext 1 + 0.5 v output voltage swing -0.5 v to v ddext 1 + 0.5 v load capacitance 1 200 pf storage temperature range 1 -65 c to +150 c junction temperature under bias 125 c 1 stresses greater than those listed above may cause permanent damage to the device. these are stress ratings only, and functional operation of the device at these or any other conditions gr eater than those indicated in the operational sections of this specification is not implied. ex posure to absolute maximum rating conditions for extended periods may affect device reliability. caution esd (electrostatic discharge) sensitive device. electrostatic charges as high as 4000v readily accumulate on the human body and test equi pment and can discharge without detection. although the adsp-21267 feat ures proprietary esd protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. therefore, proper esd precautions are reco mmended to avoid performance degradation or loss of functionality. table 7. adsp-21267 clkout and cclk clock generation operation timing requirements description calculation clkin input clock 1/t ck cclk core clock 1/t cclk timing requirements description 1 t ck clkin clock period t cclk (processor) core clock period t sclk serial port clock period = (t cclk ) x sr t spiclk spi clock period = (t cclk ) x spir 1 where: sr = serial port-to-core clock ratio (wide range, determined by sport clkdiv) spir = spi-to-core clock ratio (wide range, determined by spibaud register) dai_px = serial port clock spiclk = spi clock
rev. pra | page 16 of 44 | january 2004 adsp-21267 preliminary technical data figure 5 shows core to clkin ratios of 3:1, 8:1 and 16:1 with external oscillator or crystal. no te that more ratios are possible and can be set through software using the power management control register (pmctl). fo r more information, see the adsp- 2126x sharc dsp core manual se the exact timing informatio n given do not attempt to derive parameters from the addi tion or sutraction of others hile addition or sutraction would ield meaningful results for an individual device the va lues given in this data sheet reflect statistical variations and worst cases conseuentl it is not meaningful to add parameters to derive longer times see igure 0 on page 6 under test conditions for voltage ref- erence levels switching characteristics specif how the processor changes its signals circuitr external to th e processor must e designed for compatiilit with these signal characteristics switching char- acteristics descrie what the processor will do in a given circumstance se switching charac teristics to ensure that an timing reuirement of a device connected to the processor such as memor is satisfied timing reuirements appl to signals that are controlled cir- cuitr external to the processor such as the data input for a read operation timing reuirements guarantee that the processor operates correctl with other devices the adsp-2126s internal cloc a multiple of ci pro- vides the cloc signal for timi ng internal memor processor core serial ports and parallel po rt as reuired for readwrite stroes in asnchrono us access mode during reset program the ratio etween the dsps internal cloc freuenc and exter- nal ci cloc freuenc with the ccg1-0 pins to determine switching freuencies for the serial ports divide down the internal cloc usin g the programmale divider con- trol of each port dix for the serial ports the adsp-2126s intern al cloc switches at higher freuencies than the sstem input cloc c i to generate the internal cloc the dsp uses an internal phase-loced loop p this p-ased clocing minimies the sew etween the sstem cloc ci signal and the dsps internal cloc the cloc source for the parallel po rt logic and i pads ote the following definitions of various cloc periods that are a function of ci and the appropriate ratio control igure core cloc and sstem cloc relationship to ci ci cc cre cc pic ta ta sc p :1 8:1 16:1 ct c-cg 1:0
adsp-21267 rev. pra | page 17 of 44 | january 2004 preliminary technical data power up sequencing the timing requirements fo r dsp startup are given in table table 8. power up sequencing timing requirements (dsp startup) parameter min max unit timing requirements t rstvdd reset low before v ddint /v ddext on 0 ns t ivddevdd v ddint on before v ddext -50 200 ms t clkvdd clkin valid after v ddint /v ddext valid 1 0200ms t clkrst clkin valid before reset deasserted 10 2 s t pllrst pll control setup before reset deasserted 20 3 s t wrst subsequent reset low pulse width 4 4t ck ns switching characteristic t corerst dsp core reset deasserted after reset deasserted 4096t ck 4,5 1 valid v ddint /v ddext assumes that the supplies are fully ramped to their 1.2 and 3.3 volt rails. voltage ra mp rates can vary from microseconds to h undreds of milliseconds depending on the de sign of the powe r supply subsystem. 2 assumes a stable clkin signal, after meeting worst-case startup timing of crystal oscillators. refer to your crystal oscillator manufacturer's datasheet for startup time. assume a 25 ms maximum oscillator startup time if using the xtal pin and internal oscill ator circuit in conjunction with an ext ernal crystal. 3 based on clkin cycles 4 applies after the power-up sequence is complete. subseque nt resets require a minimum of 4 clkin cycles for reset to be held low in order to properly initialize and propagate default states at all i/o pins. 5 the 4096 cycle count depends on t srst specification in table 10 . if setup time is not met, 1 additi onal clkin cycle may be added to the core reset time, resulting in 4097 cycles maximum. figure 6. power up sequencing clkin reset rstdd rstout* ddet ddit prst rst dd iddedd -0 orerst *utipeed wit out
rev. pra | page 18 of 44 | january 2004 adsp-21267 preliminary technical data clock input clock signals the adsp- can use an extern al clock or a crystal see cli pin description the pr ogrammer can configure the adsp- to use its internal clock generator by connecting the necessary components to cli and tal figure shows the component connections used for a crystal operating in fun- reset table 9. clock input parameter 150 mhz 200 mhz unit min max min max timing requirements t ck clkin period 20 1 160 2 15 1 160 2 ns t ckl clkin width low 7.5 1 80 2 6 1 80 2 ns t ckh clkin width high 7.5 1 80 2 6 1 80 2 ns t ckrf clkin rise/fall (0.4v-2.0v) 3 3 ns t cclk cclk period 3 6.66 10 5 10 ns 1 applies only for clkcfg1-0 = 00 and defa ult values for pll control bits in pmctl. 2 applies only for clkcfg1-0 = 01 and defa ult values for pll control bits in pmctl. 3 any changes to pll control bits in the pmctl regis ter must meet core clock timing specification t cclk . figure 7. clock input clkin t ck t ckh t ckl figure 8. 150 mhz or 200 mhz oper ation (fundamental mode crystal) clkin xtal c1 c2 x1 note: c1 and c2 are specific to crystal specified for x1. contact crystal manufacturer for details. crystal selection must comply with clkcfg1-0 = 10 or = 01. 1m  table 10. reset parameter min max unit timing requirements t wrst reset pulse width low 1 1 applies after the power-up sequence is comp lete. at power-up, the processor's internal ph ase-locked loop requires no more than 1 00 ( ). 4t ck ns t srst reset setup before clkin low 8 ns figure 9. reset clkin reset wrst srst
adsp-21267 rev. pra | page 19 of 44 | january 2004 preliminary technical data interrupts the following timing specification applies to the flag, flag, and flag pins when they are config ured as ir , ir , and ir interrupts also applies to dai_p pins when configured as interrupts core timer the following timing specification applies to flag when it is configured as the core timer (ctimer) table 11. interrupts parameter min max unit timing requirement t ipw irqx pulse width 2 x t cclk +2 ns figure 10. interrupts dai_p[20:1] (flg2-0) (irq2-0) ipw table 12. core timer parameter min max unit switching characteristic t wctim ctimer pulse width 4 x t cclk ns figure 11. core timer flg3 (ctim er) t wctim
rev. pra | page 20 of 44 | january 2004 adsp-21267 preliminary technical data timer pwm_out cycle timing the following timing specification applies to timer in pwm_out (pulse width modulati on) mode timer signals are routed to the dai_p pins through the sru therefore, the timing specifications provided below are valid at the dai_p pins timer wdth_cap timing the following timing specification applies to timer in wdth_cap (pulse width count and capture) mode timer sig- nals are routed to the dai_p pins through the sru therefore, the timing specificatio ns provided below are valid at the dai_p pins table 13. timer[2:0] pwm_out timing parameter min max unit switching characteristic t pwmo timer[2:0] pulse width output 2 t cclk 2(2 31 C 1) t cclk ns figure 12. timer[2 :0] pwm_out timing dai_p[20:1] (timer[2:0]) t pwmo table 14. timer[2:0] width capture timing parameter min max unit timing requirement t pwi timer[2:0] pulse width 2 t cclk 2(2 31 C 1) t cclk ns figure 13. timer[2:0] width capture timing dai_p[20:1] (timer[2:0]) t pwi
adsp-21267 rev. pra | page 21 of 44 | january 2004 preliminary technical data dai pin to pin direct routing for direct pin connections only (for example dai_pb_i to dai_pb_o) table 15. dai pin to pin routing parameter min max unit timing requirement t dpio delay dai pin input valid to dai output valid 3 10 ns figure 14. dai pin to pin direct routing dai_pn t dpio dai_pm
rev. pra | page 22 of 44 | january 2004 adsp-21267 preliminary technical data precision clock generator (direct pin routing) this timing is only valid when the sru is configured such that the precision clock generator (pcg) takes its inputs directly from the dai pins (via pin buffers) and sends its outputs directly to the dai pins for the other ca ses, where the pcgs inputs and outputs are not directly routed tofrom dai pins (via pin buffers) there is not timing data available all timing parameters and switching characte ristics apply to external dai pins (dai_p C dai_p) table 16. precision clock generator (direct pin routing) parameter min max unit timing requirement s t pcgiw input clock pulse width 20 ns t strig pcg trigger setup before falling edge of pcg input clock 2 ns t htrig pcg trigger hold after falling edge of pcg input clock 2 ns switching characteristics t dpcgio pcg output clock and frame sync active edge delay after pcg input clock falling edge 2.5 10 ns t dtrig pcg output clock and frame sync delay after pcg trigger 2.5 + 2.5 x t pcgow 10 + 2.5 x t pcgow ns t pcgow output clock pulse width 40 ns figure 15. precision clock generator (direct pin routing) dai_pn pcg_trigx_i t strig dai_pm pcg_extx_i (clkin) dai_py pcg_clkx_o dai_pz pcg_fsx_o t htrig t dpcgio t dtrig t pcgow t pcgiw
adsp-21267 rev. pra | page 23 of 44 | january 2004 preliminary technical data flags the timing specifications provided below apply to the flag and dai_p pins, the parallel port and the serial peripheral interface (spi) see table , pin descriptions, on page for more information on flag use table 17. flags parameter min max unit timing requirement t fipw flag[3:0] in pulse width 2 x t cclk +3 ns switching characteristic t fopw flag[3:0] out pulse width 2 x t cclk C 1 ns figure 16. flags dai_p[20:1] (flg3-0 in ) (ad[15:0]) t fipw dai_p[20:1] (flg3-0 out ) (ad[15:0]) t fopw
rev. pra | page 24 of 44 | january 2004 adsp-21267 preliminary technical data memory readCparallel port use these specifications for asyn chronous interfacing to memo- ries (and memory-mapped peri pherals) when the adsp- is accessing external memory space table 18. 8-bit memory read cycle parameter min max unit timing requirements t drs address/data [7:0] setup before rd high 3.3 ns t drh address/data [7:0] hold after rd high 0 ns t dad address [15:8] to data valid d + 0.5 x t cclk C 3.5 ns switching characteristics t alew ale pulse width 2 x t cclk C 2 ns t alerw ale deasserted to read/write asserted 1 x t cclk C 1 ns t adas address/data [15:0] setup before ale deasserted 1 2.5 x t cclk C 2.0 ns t adah address/data [15:0] hold after ale deasserted 1 0.5 x t cclk C 0.8 ns t alehz ale deasserted 1 to address/data[7:0] in high z 0.5 x t cclk C 0.8 0.5 x t cclk + 3.0 ns t rw rd pulse width d C 2 ns t adrh address/data [15:8] hold after rd high 0.5 x t cclk C 1 + h ns d = (data cycle duration) x t cclk h= t cclk (if a hold cycle is specified, else h = 0) 1 on reset, ale is an active high cycle. however, it can be reconfigured by so ftware to be active low. figure 17. read cycle for 8-bit memory timing valid data ad[15:8 ] valid address valid address t adas valid address ad[7:0] t alew ale rd rw wr d dr e drs dr dd erw
adsp-21267 rev. pra | page 25 of 44 | january 2004 preliminary technical data table 19. 16-bit memory read cycle parameter min max unit timing requirements t drs address/data [15:0] setup before rd high 3.3 ns t drh address/data [15:0] hold after rd high 0 ns switching characteristics ns t alew ale pulse width 2 x t cclk C 2 ns t alerw ale deasserted to read/write asserted 1 x t cclk C 1 ns t adas address/data [15:0] setup before ale deasserted 1 2.5 x t cclk C 2.0 ns t adah address/data [15:0] hold after ale deaserted 1 0.5 x t cclk C 0.8 ns t alehz ale deasserted 1 to address/data[15:0] in high z 0.5 x t cclk C 0.8 0.5t cclk + 3.0 ns t rw rd pulse width d C 2 ns d = (data cycle duration) x t cclk h = t cclk (if a hold cycle is specified, else h = 0) 1 on reset, ale is an active high cycle. however, it can be reconfigured by software to be active low. figure 18. read cycle for 16-bit memory timing valid address valid data t adas t adah ad[15:0] t alehz t drs t drh t alew ale rd rw wr erw
rev. pra | page 26 of 44 | january 2004 adsp-21267 preliminary technical data memory writeparallel port use these specifications for asyn chronous interfacing to memo- ries (and memory-mapped peripherals) when the adsp- is accessing external memory space table 20. 8-bit memory write cycle parameter min max unit switching characteristics: t alew ale pulse width 2 x t cclk C 2 ns t alerw ale deasserted to read/write asserted 1 x t cclk C 1 ns t adas address/data [15:0] setup before ale deasserted 1 2.5 x t cclk C 2.0 ns t adah address/data [15:0] hold after ale deasserted 1 0.5 x t cclk C 0.8 ns t ww wr pulse width d - 2 ns t adwl address/data [15:8] to wr low 0.5 x t cclk C 1.5 ns t adwh address/data [15:8] hold after wr high 0.5 x t cclk C 1 + h ns t alehz ale deasserted 1 to address/data[15:0] in high z 0.5 x t cclk C 0.8 0.5t cclk + 3.0 ns t dws address/data [7:0] setup before wr high d ns t dwh address/data [7:0] hold after wr high 0.5 x t cclk C 1.5 + h ns t dawh address/data to wr high d ns d = (data cycle duration) x t cclk h = t cclk (if a hold cycle is specified, else h = 0) 1 on reset, ale is an active high cycle. however, it can be reconfigured by so ftware to be active low. figure 19. write cycle for 8-bit memory timing ad[15:8 ] valid address valid address t adas ad[7:0] t alew ale rd ww wr d dw dw e id dt dws dw id ddress dw erw
adsp-21267 rev. pra | page 27 of 44 | january 2004 preliminary technical data table 21. 16-bit memory write cycle parameter min max unit switching characteristics t alew ale pulse width 2 x t cclk C 2 ns t alerw ale deasserted to read/write asserted 1 x t cclk C 1 ns t adas address/data [15:0] setup before ale deasserted 1 2.5 x t cclk C 2.0 ns t adah address/data [15:0] hold after ale deasserted 1 0.5 x t cclk C 0.8 ns t ww wr pulse width d C 2 ns t alehz ale deasserted 1 to address/data[15:0] in high z 0.5 x t cclk C 0.8 0.5t cclk + 3.0 ns t dws address/data [15:0] setup before wr high d ns t dwh address/data [15:0] hold after wr high 0.5 x t cclk C 1.5 + h ns d = (data cycle duration) x t cclk h = t cclk (if a hold cycle is specified, else h = 0) 1 on reset, ale is an active high cycle. however, it can be reconfigured by software to be active low. figure 20. write cycle for 16-bit memory timing valid address valid data t adas ad[15:0] t alew ale wr ww rd d dw dws e erw
rev. pra | page 28 of 44 | january 2004 adsp-21267 preliminary technical data serial ports to determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed ) frame sync delay and frame sync setup and hold, ) data delay and data setup and hold, and ) scl width serial port signals (scl, fs, dxa,dxb) are routed to the dai_p pins using the sru therefore, the timing specifi- cations provided below are va lid at the dai_p pins table 22. serial portsexternal clock parameter min max unit timing requirements t sfse fs setup before sclk (externally generated fs in either transmit or receive mode) 1 2.5 ns t hfse fs hold after sclk (externally generated fs in either transmit or receive mode) 1 2.5 ns t sdre receive data setup before receive sclk 1 2.5 ns t hdre receive data hold after sclk 1 2.5 ns t sclkw sclk width 7 ns t sclk sclk period 20 ns switching characteristics t dfse fs delay after sclk (internally generated fs in ether transmit or receive mode) 2 7ns t hofse fs hold after sclk (internally generated fs in either transmit or receive mode 2 ) 2 ns t ddte transmit data delay after transmit sclk 2 7ns t hdte transmit data hold after transmit sclk 2 2ns 1 referenced to sample edge. 2 referenced to drive edge. table 23. serial portsinternal clock parameter min max unit timing requirements t sfsi fs setup before sclk (externally generated fs in either transmit or receive mode) 1 6ns t hfsi fs hold after sclk (externally generated fs in either transmit or receive mode) 1 1.5 ns t sdri receive data setup before sclk 1 6ns t hdri receive data hold after sclk 1 1.5 ns switching characteristics t dfsi fs delay after sclk (internally generated fs in transmit mode) 2 3ns t hofsi fs hold after sclk (internally generated fs in transmit mode) 2 -1.0 ns t dfsi fs delay after sclk (internally generated fs in receive or mode) 2 3ns t hofsi fs hold after sclk (internally generated fs in receive mode) 2 -1.0 ns t ddti transmit data delay after sclk 2 3ns t hdti transmit data hold after sclk 2 -1.0 ns t sclkiw transmit or receive sclk width 0.5t sclk C 2 0.5t sclk + 2 ns 1 referenced to the sample edge. 2 referenced to drive edge.
adsp-21267 rev. pra | page 29 of 44 | january 2004 preliminary technical data table 24. serial portsenable and three-state parameter min max unit switching characteristics t ddten data enable from external transmit sclk 1 2ns t ddtte data disable from external transmit sclk 1 7ns t ddtin data enable from internal transmit sclk 1 -1 ns 1 referenced to drive edge. table 25. serial portsexternal late frame sync parameter min max unit switching characteristics t ddtlfse data delay from late external transmit fs or external receive fs with mce = 1, mfd = 0 1 7ns t ddtenfs data enable for mce = 1, mfd = 0 1 0.5 ns 1 the t ddtlfse and t ddtenfs parameters apply to left-justifi ed sample pair as well as dsp serial mode, and mce = 1, mfd = 0. figure 21. external late frame sync 1 1 this figure reflects change s made to support left-jus tified sample pair mode. drive sample drive dia_p[20:0] (sclk) dia_p[20:0] (fs) dia_p[20:0] (d x a/d x b) drive sample drive late external transmit fs external receive fs with mce = 1, mfd = 0 1st bit 2nd bit dia_p[20:0] (sclk) dia_p[20:0] (fs) 1st bit 2nd bit t hfse/i t sfse/i t ddte/i t ddtenfs t ddtlfse t hdte/i t hfse/i t sfse/i t ddte/i t ddtenfs t ddtlfse t hdte/i dia_p[20:0] (d x a/d x b) note serial port signals (sclk, fs, dxa,/dxb) are routed to the dai_p[20:1] pins using the sru. the timing specifications provided here are valid at the dai_p[20:1] pins.
rev. pra | page 30 of 44 | january 2004 adsp-21267 preliminary technical data figure 22. serial ports drive edge drive edge drive edge sclk t ddtte t ddten t ddtin dai_p[20:1] (sclk) dai_p[20:1] (fs) drive edge sample edge data receive internal clock data receive external clock drive edge sample edge note: either the rising edge or falling edge of sclk (external), sclk (internal) can be used as the active sampling edge. t sdri t hdri t sfsi t hfsi t dfsi t hofsi t sclkiw t sdre t hdre t sfse t hfse t dfse t sclkw t hofse dai_p[20:1] (d x a/d x b) t ddti drive edge sample edge data transmit internal clock t sfsi t hfsi t dfsi t hofsi t sclkiw t hdti note: either the rising edge or falling edge of sclk (external), sclk (internal) can be used as the active sampling edge. t ddte drive edge sample edge data transmit external clock t sfse t hfse t dfse t hofse t sclkw t hdte dai_p[20:1] (sclk) dai_p[20:1] (fs) dai_p[20:1] (d x a/d x b) dai_p[20:1] (sclk) dai_p[20:1] (fs) dai_p[20:1] (d x a/d x b) dai_p[20:1] (sclk) dai_p[20:1] (fs) dai_p[20:1] (d x a/d x b) dai_p[20:1] sclk (int) dai_p[20:1] sclk (ext) dai_p[20:1] d x a/d x b dai_p[20:1] d x a/d x b
adsp-21267 rev. pra | page 31 of 44 | january 2004 preliminary technical data input data port (idp) the timing requirements for the idp are given in table idp signals (scl, fs, sdata) are ro uted to the dai_p pins using the sru therefore, the ti ming specifications provided below are valid at th e dai_p pins table 26. input data port parameter min max unit timing requirements t sisfs fs setup before sclk rising edge 1 2.5 ns t sihfs fs hold after sclk rising edge 1 2.5 ns t sisd sdata setup before sclk rising edge 1 2.5 ns t sihd sdata hold after sclk rising edge 1 2.5 ns t idpclkw clock width 7 ns t idpclk clock period 20 ns 1 data, sclk, fs can come from any of the dai pins. sclk and fs can also come via the precision clock generators (pcg) or sports . pcg's input can be either clkin or any of the dai pins. figure 23. idp master timing dai_p[20:1] (sclk) dai_p[20:1] (fs) sample edge t sisd t sihd t sisfs t sihfs t idpclkw dai_p[20:1] (sdata)
rev. pra | page 32 of 44 | january 2004 adsp-21267 preliminary technical data parallel data acquisition port (pdap) the timing requirements for the pdap are provided in table pdap is the parallel mode operation of channel of the idp for details on the oper ation of the idp, see the idp chapter of the adsp-2126x hardware reference manual ote that the most significant 16 its of external pdap data can e provided through either the parallel port ad1:0 or the daip20: pins the remaining its can onl e sourced through daip:1 the timi ng elow is valid at the daip20:1 pins or at the ad1:0 pins table 27. parallel data acquisition port (pdap) parameter min max unit timing requirements t spclken pdap_clken setup before pdap_clk sample edge 1 2.5 ns t hpclken pdap_clken hold after pdap_clk sample edge 1 2.5 ns t pdsd pdap_dat setup before sclk pdap_clk sample edge 1 2.5 ns t pdhd pdap_dat hold after sclk pdap_clk sample edge 1 2.5 ns t pdclkw clock width 7 ns t pdclk clock period 20 ns switching characteristics t pdhldd delay of pdap strobe after last pdap_clk capture edge for a word 2 x t cclk ns t pdstrb pdap strobe pulse width 1 x t cclk C 1 ns 1 source pins of data are addr[7:0], data[7:0], or dai pins. sourc e pins for sclk and fs are: 1) dai pins, 2) clkin through pcg, or 3) dai pins through pcg. figure 24. pdap timing dai_p[20:1] (pdap_clk) sample edge t pdsd t pdhd t spclken t hpclken t pdclkw data dai_p[20:1] (pdap_clken) t pdstrb t pdhldd dai_p[20:1] (pdap_strobe)
adsp-21267 rev. pra | page 33 of 44 | january 2004 preliminary technical data spi interfacemaster table 28. spi interface protocol master switching and timing specifications parameter min max unit timing requirements t sspidm data input valid to spiclk edge (data input set-up time) 5 ns t hspidm spiclk last sampling edge to data input not valid 2 ns switching characteristics t spiclkm serial clock cycle 8 x t cclk ns t spichm serial clock high period 4 x t cclk C 2 ns t spiclm serial clock low period 4 x t cclk C 2 ns t ddspidm spiclk edge to data out valid (data out delay time) 3 ns t hdspidm spiclk edge to data out not valid (data out hold time) 10 ns t sdscim flag3-0 out (spi device select) low to first spiclk edge 4 x t cclk C 2 ns t hdsm last spiclk edge to flag3-0 out high 4 x t cclk C 1 ns t spitdm sequential transfer delay 4 x t cclk C 1 ns figure 25. spi master timing lsb valid msb valid t sspidm t hspidm t hdspidm lsb msb t hspidm t ddspidm mosi (output) miso (input) flg3-0 (output) spiclk (cp = 0) (output) spiclk (cp = 1) (output) t spichm t spiclm t spiclm t spiclkm t spichm t hdsm t spitdm t hdspidm lsb valid lsb msb msb valid t hspidm t ddspidm mosi (output) miso (input) t sspidm cphase = 1 cphase = 0 t sdscim t sspidm
rev. pra | page 34 of 44 | january 2004 adsp-21267 preliminary technical data spi interfaceslave table 29. spi interface protocol slave switching and timing specifications parameter min max unit timing requirements t spiclks serial clock cycle 4 x t cclk ns t spichs serial clock high period 2 x t cclk C 2 ns t spicls serial clock low period 2 x t cclk C 2 ns t sdsco spids assertion to first spiclk edge cphase = 0 cphase = 1 2 x t cclk + 1 2 x t cclk + 1 ns ns t hds last spiclk edge to spids not asserted cphase = 0 2 x t cclk ns t sspids data input valid to spiclk edge (data input set-up time) 2 ns t hspids spiclk last sampling edge to data input not valid 2 ns t sdppw spids deassertion pulse width (cphase=0) 2 x t cclk ns switching characteristics t dsoe spids assertion to data out active 0 5 ns t dsdhi spids deassertion to data high impedance 0 5 ns t ddspids spiclk edge to data out valid (data out delay time) 7.5 ns t hdspids spiclk edge to data out not valid (data out hold time) 2 x t cclk C 2 ns t dsov spids assertion to data out valid (cphase=0) 5 x t cclk + 2 ns figure 26. spi slave timing t hspids t ddspids t dsdhi lsb msb msb valid t dsoe t ddspids t hdspids miso (output) mosi (input) t sspids spids (iput) spi (p 0) (iput) spi (p ) (iput) sdso spis spis spis spis ds spis sspids spids dsdi s id s s id dsoe ddspids iso (output) osi (iput) sspids s id s pse pse 0 sdppw dso dspids
adsp-21267 rev. pra | page 35 of 44 | january 2004 preliminary technical data jtag test access port and emulation table 30. jtag test access port and emulation parameter min max unit timing requirements t tck tck period 20 ns t stap tdi, tms setup before tck high 5 ns t htap tdi, tms hold after tck high 6 ns t ssys system inputs setup before tck low 1 7ns t hsys system inputs hold after tck low 1 8ns t trstw trst pulse width 4t ck ns switching characteristics t dtdo tdo delay from tck low 7 ns t dsys system outputs delay after tck low 2 10 ns 1 system inputs = ad15-0, spids , clkcfg1-0, reset , bootcfg1-0 , miso, mosi, spiclk, dai_px, flag3-0 2 system outputs = miso, mosi, spiclk, dai_px, ad15-0, rd , wr , flag3-0, clkout, emu , ale. figure 27. ieee 11499.1 jtag test access port tck tms tdi tdo system inputs system outputs t stap t tck t htap t dtdo t ssys t hsys t dsys
rev. pra | page 36 of 44 | january 2004 adsp-21267 preliminary technical data output drive currents figure 28 shows typical i-v characteri stics for the output driv- ers of the adsp-21267. the curves represent the current drive capability of the output drivers as a function of output voltage. test conditions the ac signal specifications (timing parameters) appear table 9 on page 18 through table 30 on page 35 . these include output disable time, output enable time, and capacitive loading. timing is measured on signals wh en they cross the 1.5 v level as described in figure 30 on page 36 . all delays (in nanoseconds) are measured between the point that the first signal reaches 1.5 v and the point that the second signal reaches 1.5 v. capacitive loading output delays and holds are based on standard capacitive loads: 12 pf on all pins (see figure 29 ). figure 32 shows graphically how output delays and holds vary with load capacitance (note that this graph or derating does not apply to output disable delays. the graphs of figure 31 , figure 32 and figure 33 may not be linear outside the ranges shown for typical output delay vs. load capacitance and typica l output rise time (20-80, v=min) vs. load capacitance. figure 28. adsp-21267 typical drive figure 29. equivalent device loading for ac measurements (includes all fixtures) figure 30. voltage reference levels for ac measurements sweep (v ddext )voltage-v -20 03.5 0.5 1 1.5 2 2.5 3 0 -40 -30 20 40 -10 s o u r c e ( v d d e x t ) c u r r e n t - m a v ol tbd v oh tbd 30 10 1.5v 30pf to output pin 50  input or output 1.5v 1.5v figure 31. typical output rise time (20%-80%, v ddext = max) figure 32. typical output rise/fall time (20%-80%, v ddext = min) load capacitance - pf 8.0 0 0 120 40 100 12.0 4.0 2.0 10.0 6.0 r i s e a n d f a l l t i m e s - n s 80 60 20 tbd load capacitance - pf 12 0120 20 40 60 80 100 10 8 6 4 r i s e a n d f a l l t i m e s - n s 2 0 tbd
adsp-21267 rev. pra | page 37 of 44 | january 2004 preliminary technical data environmental conditions the adsp-21267 processor is rate d for performance over the commercial temperature range, t amb = 0c to 70c. thermal characteristics the adsp-21267 is offered in 144-lead lqfp and 136-ball bga packages table 31 and table 32 airflow measurements comply with jedec standards jesd51-2 and jesd51-6 and the junction-to- board measurement complies wi th jesd51-8. th e junction-to- case measurement complies wi th mil- std-883. all measure- ments use a 2s2p jedec test board. to determine the junction temperature of the device while on the application pcb, use: where: t j = junction temperature 0 c t case = case temperature ( 0 c) measured at the top center of the package ( ) 16 . 1 . . 33. . ( ) 1 6 1 6 3 1 1 3 t j t case j t pd () + = t j t a ja pd () + = table 31. thermal characteristics for 136 ball bga parameter condition typical unit ja airflow = 0 m/s 28.2 c/w jma airflow = 1 m/s 24.4 c/w jma airflow = 2 m/s 23.3 c/w jb 20.1 c/w jc 7.0 c/w jt airflow = 0 m/s 0.1 c/w jmt airflow = 1 m/s 0.3 c/w jmt airflow = 2 m/s 0.4 c/w table 32. thermal characteristics for 144 lead lqfp parameter typical unit ja airflow = 0 m/s 32.5 c/w jma airflow = 1 m/s 28.9 c/w jma airflow = 2 m/s 27.8 c/w jc 7.8 c/w jt airflow = 0 m/s 0.5 c/w jmt airflow = 1 m/s 0.8 c/w jmt airflow = 2 m/s 1.0 c/w
rev. pra | page 38 of 44 | january 2004 adsp-21267 preliminary technical data 136-ball bga pin configurations the following table shows th e adsp-21267s pin names and their default function after reset (in parenthesis). table 33. 136-ball bga pin assignments pin name bga pin pin name bga pin pin name bga pin pin name bga pin clkcfg0 a01 clkcfg1 b01 bootcfg1 c01 v ddint d01 xtal a02 gnd b02 bootcfg0 c02 gnd d02 tms a03 v ddext b03 gnd c03 gnd d04 tck a04 clkin b04 gnd c12 gnd d05 tdi a05 trst b05 gnd c13 gnd d06 clkout a06 a vss b06 v ddint c14 gnd d09 tdo a07 a vdd b07 gnd d10 emu a08 v ddext b08 gnd d11 mosi a09 spiclk b09 gnd d13 miso a10 reset b10 v ddint d14 spids a11 v ddint b11 v ddint a12 gnd b12 gnd a13 gnd b13 gnd a14 gnd b14 v ddint e01 flag1 f01 ad7 g01 ad6 h01 gnd e02 flag0 f02 v ddint g02 v ddext h02 gnd e04 gnd f04 v ddext g13 dai_p18 (sd5b) h13 gnd e05 gnd f05 dai_p19 (sclk45) g14 dai_p17 (sd5a) h14 gnd e06 gnd f06 gnd e09 gnd f09 gnd e10 gnd f10 gnd e11 gnd f11 gnd e13 flag2 f13 flag3 e14 dai_p20 (sfs45) f14
adsp-21267 rev. pra | page 39 of 44 | january 2004 preliminary technical data ad5 j01 ad3 k01 ad2 l01 ad0 m01 ad4 j02 v ddint k02 ad1 l02 wr m02 gnd j04 gnd k04 gnd l04 gnd m03 gnd j05 gnd k05 gnd l05 gnd m12 gnd j06 gnd k06 gnd l06 dai_p12 (sd3b) m13 gnd j09 gnd k09 gnd l09 dai_p13 (sclk23) m14 gnd j10 gnd k10 gnd l10 gnd j11 gnd k11 gnd l11 v ddint j13 gnd k13 gnd l13 dai_p16 (sd4b) j14 dai_p15 (sd4a) k14 dai_p14 (sfs23) l14 ad15 n01 ad14 p01 ale n02 ad13 p02 rd n03 ad12 p03 v ddint n04 ad11 p04 v ddext n05 ad10 p05 ad8 n06 ad9 p06 v ddint n07 dai_p1 (sd0a) p07 dai_p2 (sd0b) n08 dai_p3 (sclk0) p08 v ddext n09 dai_p5 (sd1a) p09 dai_p4 (sfs0) n10 dai_p6 (sd1b) p10 v ddint n11 dai_p7 (sclk1) p11 v ddint n12 dai_p8 (sfs1) p12 gnd n13 dai_p9 (sd2a) p13 dai_p10 (sd2b) n14 dai_p11 (sd3a) p14 table 33. 136-ball bga pin assignments (continued) pin name bga pin pin name bga pin pin name bga pin pin name bga pin
rev. pra | page 40 of 44 | january 2004 adsp-21267 preliminary technical data figure 34. 136-ball bga pin assignments (bottom view, summary) a vss v ddint v ddext i/o signals a vdd gnd use the center block of ground pins to provide thermal pathways to your printed circuit boards ground plane. key 1 2 3 4 5 6 7 8 9 10 11 12 14 13 p n m l k j h g f e d c b a
adsp-21267 rev. pra | page 41 of 44 | january 2004 preliminary technical data 144-lead lqfp pin configurations the following table shows th e adsp-21267s pin names and their default function after reset (in parenthesis). table 34. 144-lead lqfp pin assignments pin name lqfp pin pin name lqfp pin pin name lqfp pin pin name lqfp pin v ddint 1v ddint 37 v ddext 73 gnd 109 clkcfg0 2 gnd 38 gnd 74 v ddint 110 clkcfg1 3 rd 39 v ddint 75 gnd 111 bootcfg0 4 ale 40 gnd 76 v ddint 112 bootcfg1 5 ad15 41 dai_p10 (sd2b) 77 gnd 113 gnd 6 ad14 42 dai_p11 (sd3a) 78 v ddint 114 v ddext 7 ad13 43 dai_p12 (sd3b) 79 gnd 115 gnd 8 gnd 44 dai_p13 (sclk23) 80 v ddext 116 v ddint 9v ddext 45 dai_p14 (sfs23) 81 gnd 117 gnd 10 ad12 46 dai_p15 (sd4a) 82 v ddint 118 v ddint 11 v ddint 47 v ddint 83 gnd 119 gnd 12 gnd 48 gnd 84 v ddint 120 v ddint 13 ad11 49 gnd 85 reset 121 gnd 14 ad10 50 dai_p16 (sd4b) 86 spids 122 flag0 15 ad9 51 dai_p17 (sd5a) 87 gnd 123 flag1 16 ad8 52 dai_p18 (sd5b) 88 v ddint 124 ad7 17 dai_p1 (sd0a) 53 dai_p19 (sclk45) 89 spiclk 125 gnd 18 v ddint 54 v ddint 90 miso 126 v ddint 19 gnd 55 gnd 91 mosi 127 gnd 20 dai_p2 (sd0b) 56 gnd 92 gnd 128 v ddext 21 dai_p3 (sclk0) 57 v ddext 93 v ddint 129 gnd 22 gnd 58 dai_p20 (sfs45) 94 v ddext 130 v ddint 23 v ddext 59 gnd 95 a vdd 131 ad6 24 v ddint 60 v ddint 96 a vss 132 ad5 25 gnd 61 flag2 97 gnd 133 ad4 26 dai_p4 (sfs0) 62 flag3 98 clkout 134 v ddint 27 dai_p5 (sd1a) 63 v ddint 99 emu 135 gnd 28 dai_p6 (sd1b) 64 gnd 100 tdo 136 ad3 29 dai_p7 (sclk1) 65 v ddint 101 tdi 137 ad2 30 v ddint 66 gnd 102 trst 138 v ddext 31 gnd 67 v ddint 103 tck 139 gnd 32 v ddint 68 gnd 104 tms 140 ad1 33 gnd 69 v ddint 105 gnd 141 ad0 34 dai_p8 (sfs1) 70 gnd 106 clkin 142 wr 35 dai_p9 (sd2a) 71 v ddint 107 xtal 143 v ddint 36 v ddint 72 v ddint 108 v ddext 144
rev. pra | page 42 of 44 | january 2004 adsp-21267 preliminary technical data package dimensions the adsp-21267 is available in a 136-ball bga package and a 144-lead lqfp package. all di mensions are in millimeters (mm). figure 35. 136-ball bga seating plane 1.31 1.21 1.10 0.25 min detail a 0.50 0.46 0.40 ball diameter 0.12 max 1.70 max detail a 1. the actual position of the ball grid is within 0.150 mm of its ideal position relative to the package edges. the actual position of each ball is within 0.08 mm of its ideal position relative to the ball grid. 2. compliant to jedec registered outline mo-205-ae with the exception of dimension b all dimensions in milimeters (mm). 12.00 sq bsc a1 ball pad corner 0.80 typ a b c d e f g h j k l m n p 10987654321 13 14 11 12 a1 ball pad corner top view 0.80 typ 12.00 sq bsc 10.40 bsc 10.40 bsc
adsp-21267 rev. pra | page 43 of 44 | january 2004 preliminary technical data ordering guide analog devices offers a wide va riety of audio algorithms and combinations to ru n on the adsp-21267 ds p. these products are sold as part of a chip set, bundled with necessary application software under special part numb ers. for a complete list, visit our web site at www.analog.comsharc. these product also may contain 3rd party ips that may require users to have authorization from the respective ip holders to receive them. royalty for use of the 3rd party ips may also be payable by users. figure 36. 144-lead lqfp (st-144) seating plane 1.60 max 0.15 0.05 0.08 max (lead coplanarity) 1.45 1.40 1.35 0.27 0.22 0.17 typ 0.50 bsc typ (lead pitch) 1 36 37 73 72 108 144 109 top view (pins down) 22.00 bsc sq 20.00 bsc sq detail a detail a pin 1 indicator 0.75 0.60 typ 0.45 1. dimensions are in millimeters and comply with jedec standard ms-026-bfb. 2. actual position of each lead is within 0.08 ofitsidealposition,whenmeasuredinthe lateral direction. 3. center dimensions are nominal. notes: part number 1,2,3 ambient temper- ature range instruction rate on-chip sram rom operating voltage package ADSP-21267SKSTZ-X 0 c to +70 c 150 mhz 1 mbit 3 mbit 1.2 int/3.3 ext v 144-lead lqfp adsp-21267skbcz-x 0 c to +70 c 150 mhz 1 mbit 3 mbit 1.2 int/3.3 ext v 136-lead bga 1 k indicates commercial grade temperature (0 ). . . 3 . ...
rev. pra | page 44 of 44 | january 2004 adsp-21267 ? 2004 analog devices, inc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. www.analog.com a preliminary technical data


▲Up To Search▲   

 
Price & Availability of ADSP-21267SKSTZ-X

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X